Assistance FPGA FPGA et SoC Agilex™ 7

Collection filtrable de ressources, de documentation et d’outils d’assistance FPGA (Field Programmable Gate Array). Trouvez la documentation technique, les brochages, les modèles et bien plus encore pour les FPGA FPGA et SoC Agilex™ 7.

{"limitDisplayedContent":"showAll","collectionRelationTags":{"relations":{"EXCLUDE":["etm-f6e0d09943a943d383e81b5f64a3956c","etm-3bb2fede81914ffabfb7e39c78121719","etm-98109f19d4f24b6dad7442422a995aee","etm-f98414c18285485aa46a8e4c3802bc70","etm-ececc448f2f54f0e87cdf5558856b275"],"AND":["etm-2060C901-9863-4C39-BA28-B59FC0FBA155"],"Child":["732121"]},"featuredIds":[]},"collectionId":"653191","resultPerPage":0.0,"filters":[{"facetId":"ContentType","type":"ContentType","deprecated":true,"name":"ContentType","position":0},{"facetId":"guidetm2060C90198634C39BA28B59FC0FBA155","field":"stm_10385_fr","type":"hierarchical","basePath":"Primary Content Tagging","displayName":"Agilex™ 7 FPGAs et SoC FPGAs","deprecated":false,"rootFilter":"guidetm2060C90198634C39BA28B59FC0FBA155","rootPath":["Primary Content Tagging","FPGA Intel®","Circuits programmables Intel®","FPGA et FPGA SoC Intel® Agilex™","FPGA et FPGA SoC Intel® Agilex™ 7"],"position":1},{"facetId":"guidetm47a4363bc8dc4c3c83fe905c3b09362a","field":"stm_10309_fr","type":"hierarchical","basePath":"Technology","displayName":"FPGA Vignette","deprecated":false,"rootFilter":"guidetm47a4363bc8dc4c3c83fe905c3b09362a","rootPath":["Technology","Intel® Technologies","Intel® FPGA Technologies","FPGA Tiles"],"position":2},{"facetId":"lastupdated","type":"lastupdated","deprecated":true,"name":"lastupdated","position":3}],"coveoRequestHardLimit":"1000","accessDetailsPagePath":"/content/www/us/en/secure/design/internal/access-details.html","collectionGuids":["etm-2060C901-9863-4C39-BA28-B59FC0FBA155"],"cardView":false,"ignoreSoftware":true,"sorting":"Newest","defaultImagesPath":"/content/dam/www/public/us/en/images/uatable/default-icons","coveoMaxResults":5000,"coveoSplitSize":0,"fpgaFacetRootPaths":"{\"fpgadevicefamily\":[\"Primary Content Tagging\",\"Intel® FPGAs\",\"Intel® Programmable Devices\"],\"quartusedition\":[\"Primary Content Tagging\",\"Intel® FPGAs\",\"Intel® Quartus Software\"],\"quartusaddon\":[\"Primary Content Tagging\",\"Intel® FPGAs\",\"Intel® Quartus Software - Add-ons\"],\"fpgaplatform\":[\"Primary Content Tagging\",\"Intel® FPGAs\",\"Intel® FPGA Platforms\"]}","newWrapperPageEnabled":true,"descendingSortingForNumericalFacetsName":"[\"Intel® Quartus® Prime Pro Edition\",\"Intel® Quartus® Prime Lite Edition\",\"Intel® Quartus® Prime Standard Edition\",\"Quartus® II Subscription Edition\",\"Quartus® II Web Edition\"]","columnsConfiguration":{"idColumn":false,"dateColumn":false,"versionColumn":false,"contentTypeColumn":false,"columnsMaxSize":0},"dynamicColumnsConfiguration":[],"curatedFilter":[{"title":"Recommended Documents","tags":[{"relationship":"AND","value":"Recommended","id":"etm-a065764d12404422a4010b8396828f63"}]},{"title":"Development Software","tags":[{"relationship":"AND","value":"Development Software","id":"etm-ebfe0f9272ba4af9989d1a08f7494bf0"}]},{"title":"Intellectual Property","tags":[{"relationship":"AND","value":"Intellectual Property","id":"etm-0b7580c08e2b4e9eacf848bf52b528e6"}]},{"title":"Datasheet Group","tags":[{"relationship":"OR","value":"Device Overviews","id":"etm-20ef38132a9243a0826bd1e320b198f9"},{"relationship":"OR","value":"Datasheets","id":"etm-d3b801521ba841da80fdd1a3aae06299"},{"relationship":"OR","value":"Errata","id":"etm-73cf3cc1679b467c94e69dbcdde7fc7f"},{"relationship":"AND","value":"Intel® FPGAs PPCH_L1_98836","id":"etm-DA5A91DF-5E20-493F-9B3E-14E037831DF1"}]},{"title":"PCB Resources","tags":[{"relationship":"AND","value":"Intel® FPGAs PPCH_L1_98836","id":"etm-DA5A91DF-5E20-493F-9B3E-14E037831DF1"},{"relationship":"OR","value":"Pinouts and Ballouts","id":"etm-1e82c0064b9249578dabd58249f24c5b"},{"relationship":"OR","value":"Schematic Symbols","id":"etm-33233529087e4a30ae53bd237c7ff622"},{"relationship":"OR","value":"Package Mechanical Drawings","id":"etm-74d5e25294dc439f9f20453c5efa34d6"},{"relationship":"OR","value":"Package Ball Coordinates","id":"etm-6ce1d09c702144759fceb5643cf21399"},{"relationship":"OR","value":"PCB Footprints","id":"etm-cc884f3248024ec5bea738523897de1f"},{"relationship":"OR","value":"Pin Connection Guidelines (PCG)","id":"etm-918f05f708794551a10e44d5545c4d19"},{"relationship":"OR","value":"Net Length Reports","id":"etm-896657cbca054cd2a4ad7d491c1ea1b5"},{"relationship":"OR","value":"Schematic Review Worksheets","id":"etm-8f6fc0d61b3d4e57810103d6dc6bab78"},{"relationship":"OR","value":"Thermal Models","id":"etm-6ea8083418e9459f97d45caa1706bdc3"},{"relationship":"OR","value":"Manufacturing Advantage Services (MAS)","id":"etm-bed5e223670445d9975e40eeca88e3e8"},{"relationship":"OR","value":"PCB Layout and Packaging","id":"etm-25fe5eff5964453ea8870d45d592d4aa"}]}],"updateCollateralMetadataEnabled":true,"relatedAssetsEnable":true,"disableExpandCollapseAll":false,"enableRelatedAssetsOnExpandAll":false,"disableBlueBanner":false,"isICS":false,"isUPE":false}

Le contenu de cette page est une combinaison de traduction humaine et informatique du contenu original en anglais. Ce contenu vous est fourni pour votre commodité et à titre informatif seulement et ne saurait être totalement exact ou complet. En cas de contradiction entre la version anglaise de cette page et la traduction, c’est la version anglaise qui prévaut. Afficher la version anglaise de cette page.