• <Plus d'infos sur intel.fr

Chipset Intel® E7500

[object Object]

Intel® E7500 Chipset

The Intel® E7500 chipset, a volume chipset, supports dual-processor (DP) server systems optimized for the Intel® Xeon® processor with 512 KB L2 cache and Intel® NetBurst® microarchitecture. The Intel E7500 chipset design delivers maximized system bus, memory and I/O bandwidth to enhance performance, scalability and end-user productivity while providing a smooth transition to next-generation server technologies.

Features and benefits
Supports 2 Intel® Xeon® processors with 512 KB L2 cache for dual-processing server systems Delivers a platform that brings Intel NetBurst® microarchitecture and the Hyper-Threading Technology of the Intel® Xeon® processor to deliver best-in-class performance for peak server workloads.
400 MHz system bus capability Supports a high-performance, balanced platform by enabling a 3.2 GB/s system bus bandwidth that can support greater memory and I/O bandwidths.
Intel® Hub Architecture 2.0 connection to the MCH This point-to-point connection between the MCH and the 3 P64H2 devices provides greater than 1 GB/s of bandwidth. Error Code Correction (ECC) protection, coupled with high data transfer rates, support I/O segments with greater reliability and faster access to high-speed networks.
64-bit PCI/PCI-X Controller Hub-2 Introduces next-generation PCI/PCI-X performance and significantly enhances platform flexibility. Two independent 64-bit, 133 MHz PCI-X segments and 2 hot-plug controllers (1 per segment) for each P64H2 allow up to 6 PCI-X buses per system.
Dual-channel DDR-200 memory interface Offers a maximum memory bandwidth of 3.2 GB/s through a 144-bit wide, 200 MHz Double Data Rate (DDR) SDRAM memory interface with densities up to 512 megabits.
Advanced platform RASUM Provides a more reliable platform with features such as memory Error Correction Code (ECC) with Intel® x4 Single Device Data Correction (SDDC), hardware memory scrubbing, MCH SMBus target interface, hub interface ECC, and the availability of enhanced error status information maintained through reset.

Additional information: 1 2

Packaging information

E7500 Memory Controller Hub (MCH)

File Type/Size:  PDF 2131KB

1005 Flip Chip-Ball Grid Array (FC-BGA)

82801CA Integrated Controller Hub (ICH3-S)

File Type/Size:  PDF 2193KB

Intel(R) 82801CA I/O Controller Hub 3 (ICH3-S) Specification Update

421 Ball Grid Array (BGA)

82870P2 64-bit PCI/PCI-X controller (P64H2)

File Type/Size:  PDF 1610KB

567 Flip Chip-Ball Grid Array (FC-BGA)

Infos sur le produit et ses performances

open

1. Le bénéfice de la technologie Intel® Hyper-Threading (Intel® HT ) requiert un ordinateur doté de composants qui la gèrent et optimisés pour elle. Renseignez-vous auprès du fabricant de votre ordinateur. Les performances peuvent varier en fonction du matériel et des logiciels utilisés. Non disponible sur le processeur Intel® Core™ i5-750. Pour davantage d'informations, notamment des détails sur les processeurs qui prennent en charge la technologie Intel® HT, consultez www.intel.com/content/www/us/en/architecture-and-technology/hyper-threading/hyper-threading-technology.html.

2. Au sein d'un bloc mémoire composé de quatre modules DDR, la fonction Intel® x4 Single Device Data Correction (SDDC x4) assure la détection et la correction des erreurs pour un à quatre bits de données ainsi que leur détection pour un à huit bits de données sur deux blocs.